Part Number Hot Search : 
S1608 L60S300 SBL1040 TCS3404 GBP200 MAX3375 SPECS CM15010
Product Description
Full Text Search
 

To Download PI6C410BAE Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  1 ps8811a 02/01/06 features ? 14.318 mhz crystal input ? selectable of 100, 133, 166, 200, 266, 333, and 400 mhz cpu output frequencies ? smbus: power management control ? spread spectrum support (-0.5% down spread) ? packaging (pb-free & green): 56-pin ssop (v) 56-pin tssop (a) output features ? four pairs of differential cpu clocks ? five pairs of src clocks ? seven pci clocks ? one 48 mhz usb clock ? two ref clocks description pi6c410b is a high-speed, low-noise clock generator designed to work with intel server pci-express chipset. the spread spectrum pll based clock generator reduces emi emission and supports a wide range of frequencies. jitter performance ? < 85ps cycle-to-cycle cpu clock jitter ? < 350ps cycle-to-cycle 48mhz clock jitter ? < 500ps cycle-to-cycle pci clock jitter ? < 125ps cycle-to-cycle src clock jitter ? < 1000ps cycle-to-cycle ref clock jitter skew performance ? < 100ps output to output cpu clock skew ? < 500ps output to output pci clock skew ? < 250ps output to output src clock skew pi6c410b clock generator for intel pci-express server chipset block diagram pin confguration usb_48 pll 2 pll 1 div div div pci [0:3] pcif [0:2] src [0:4] src [0:4]# cpu [0:3] cpu [0:3]# ref [0:1] control sm bus logic xt a l osc xt al_in xt al_out sda scl fs_a fs_b/test_mode fs_c/test_sel iref vtt_pwrgd# /pwrdwn fs_c / test_sel ref_0 ref_1 vdd_ref xtal_in ? xtal_out vss_ref fs_b/test_mode fs_a vdd_cpu cpu_0 cpu_0# vdd_cpu cpu_1 cpu_1# vss_cpu cpu_2 cpu_2# vdd_cpu cpu_3 cpu_3# vdd_a vss_a iref nc vtt_pwrgd# / pwrdwn sda scl vdd_pci vss_pci pci_0 pci_1 pci_2 pci_3 vss_pci vdd_pci pcif_0 pcif_1 pcif_2 vdd_48 usb_48 vss_48 vdd_src src_0 src_0# src_1# src_1 vss_src src_2 src_2# src_3# src_3 vdd_src src_4 src_4# vdd_src 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29
pi6c410b clock generator for intel pci-express server chipset 2 ps8811a 02/01/06 pin descriptions pin name type pin no descriptions ref[0:1] output 54, 55 3.3v 14.31818 mhz outputs xtal_in input 52 14.31818 mhz crystal input xtal_out output 51 14.31818 mhz crystal output cpu[0:3] & cpu[0:3]# output 36, 37; 39, 40; 42, 43; 45, 46 differential cpu outputs src[0:4] & src[0:4]# output 16, 17; 18, 19; 21, 22; 23, 24; 26, 27 differential serial reference clock outputs pcif[0:2] output 9, 10, 11 33 mhz clocks outputs (free running) pci[0:3] output 3, 4, 5, 6 33 mhz clocks outputs usb_48 output 13 48 mhz clock output fs_a input 48 3.3v lvttl inputs for cpu frequency selection fs_b / test_mode input 49 3.3v lvttl inputs for cpu frequency selection / test mode select: 0 = hi-z, 1 = ref/n fs_c / test_sel input 56 3.3v lvttl inputs for cpu frequency selection / test mode select if pulled to 3.3v when vtt_pwrgd# is asserted low iref input 33 external resistor connection for internal current reference vtt_pwrgd# / pwrdwn input 31 3.3v lvttl level sensitive strobe used to determine to latch the fs_a, fs_b/test_mode and fs_c/test_sel inputs (active low) / 3.3v lvttl active high input for power down operation. sda i/o 30 smbus compatible sdata scl input 29 smbus compatible sclock v dd_pci power 1, 8 3.3v power supply for outputs v dd_48 power 12 3.3v power supply for outputs v dd_src power 15, 25, 28 3.3v power supply for outputs v dd_cpu power 38, 44, 47 3.3v power supply for outputs v dd_ref power 53 3.3v power supply for outputs v ss_pci ground 2, 7 ground for outputs v ss_48 ground 14 ground for outputs v ss_src ground 20 ground for outputs v ss_cpu ground 41 ground for outputs v ss_ref ground 50 ground for outputs v dd_a power 35 3.3v power supply for pll v ss_a ground 34 ground for pll
pi6c410b clock generator for intel pci-express server chipset 3 ps8811a 02/01/06 functionality frequency selection fs_c fs_b fs_a cpu src pcif / pci ref usb_48 note 1 0 1 100 mhz 100 mhz 33 mhz 14.318 mhz 48 mhz 1 0 0 1 133 mhz 100 mhz 33 mhz 14.318 mhz 48 mhz 1 0 1 1 166 mhz 100 mhz 33 mhz 14.318 mhz 48 mhz 1 0 1 0 200 mhz 100 mhz 33 mhz 14.318 mhz 48 mhz 1 0 0 0 266 mhz 100 mhz 33 mhz 14.318 mhz 48 mhz 1 1 0 0 333 mhz 100 mhz 33 mhz 14.318 mhz 48 mhz 1 1 1 0 400 mhz 100 mhz 33 mhz 14.318 mhz 48 mhz 1 1 1 1 reserved 100 mhz 33 mhz 14.318 mhz 48 mhz 1 notes: 1. refer to dc electrical characteristics for fs_a, fs_b and fs_c (v ih_fs, vil_fs) threshold levels test mode selection test_mode cpu src pcif / pci ref usb_48 note 1 ref/n ref/n ref/n ref ref/n 2 0 hi-z hi-z hi-z hi-z hi-z 2 notes: 2. test mode will occur where the smbus bit 6 of byte 6 = 1, or fs_c/test_sel is set to logic high level. pwrdwn functionality pwrdwn cpu cpu# src src# pcif / pci ref usb_48 0 normal normal normal normal 33 mhz 14.318 mhz 48 mhz 1 iref 2 or float float iref 2 or float float low low low
pi6c410b clock generator for intel pci-express server chipset 4 ps8811a 02/01/06 data protocol 1 bit 7 bits 1 1 8 bits 1 8 bits 1 8 bits 1 8 bits 1 1 bit start bit slave addr r/w ack register offset ack byte count = n ack data byte 0 ack data byte n - 1 ack stop bit note: 1. register offset for indicating the starting register for indexed block write and indexed block read. byte count in write mode cannot be 0. data byte 0: control register bit descriptions type power-up condition output(s) affected pin source pin 0 src_0 output enable 1 = enabled, 0 = disabled (hi-z) rw 1 = enabled src_0 17, 18 na 1 src_1 output enable 1 = enabled, 0 = disabled (hi-z) rw 1 = enabled src_1 19, 20 na 2 src_2 output enable 1 = enabled, 0 = disabled (hi-z) rw 1 = enabled src_2 22, 23 na 3 src_3 output enable 1 = enabled, 0 = disabled (hi-z) rw 1 = enabled src_3 24, 25 na 4 src_4 output enable 1 = enabled, 0 = disabled (hi-z) rw 1 = enabled src_4 26, 27 na 5 reserved rw 6 reserved rw 7 reserved rw serial data interface (smbus) pi6c410b is a slave only smbus device that supports indexed block read and indexed block write protocol using a single 7-bit ad - dress and read/write bit as shown below. address assignment a6 a5 a4 a3 a2 a1 a0 r/w 1 1 0 1 0 0 1 0/1
pi6c410b clock generator for intel pci-express server chipset 5 ps8811a 02/01/06 data byte 1: control register bit descriptions type power-up condition output(s) affected pin source pin 0 spread spectrum 1 = on, 0 = off rw 0 = spread off cpu[0:3], src[0:4], pci[0:3], pcif[0:2] 3, 4, 5, 6, 9, 10, 11, 16, 17, 18, 19, 21, 22, 23, 24, 26, 27, 36, 37, 39, 40, 42, 43, 45, 46 na 1 cpu_0 output enable 1 = enabled, 0 = disabled (hi-z) rw 1 = enabled cpu_0, cpu_0# 45, 46 na 2 cpu_1 output enable 1 = enabled, 0 = disabled (hi-z) rw 1 = enabled cpu_1, cpu_1# 42, 43 na 3 reserved rw 4 cpu_2 output enable 1 = enabled, 0 = disabled (hi-z) rw 1 = enabled cpu_2, cpu_2# 39, 40 na 5 cpu_3 output enable 1 = enabled, 0 = disabled (hi-z) rw 1 = enabled cpu_3, cpu_3# 36, 37 na 6 ref0 output enable 1 = enabled, 0 = disabled rw 1 = enabled ref_0 55 na 7 ref1 output enable 1 = enabled, 0 = disabled rw 1 = enabled ref_1 54 na data byte 2: control register bit descriptions type power-up condition output(s) affected pin source pin 0 usb_48 output enable 1 = enabled, 0 = disabled rw 1 = enabled usb_48 13 na 1 pcif_0 output enable 1 = enabled, 0 = disabled rw 1 = enabled pcif_0 9 na 2 pcif_1 output enable 1 = enabled, 0 = disabled rw 1 = enabled pcif_1 10 na 3 pcif_2 output enable 1 = enabled, 0 = disabled rw 1 = enabled pcif_2 11 na 4 pci_0 output enable 1 = enabled, 0 = disabled rw 1 = enabled pci_0 3 na 5 pci_1 output enable 1 = enabled, 0 = disabled rw 1 = enabled pci_1 4 na 6 pci _2 output enable 1 = enabled, 0 = disabled rw 1 = enabled pci_2 5 na 7 pci _3 output enable 1 = enabled, 0 = disabled rw 1 = enabled pci_3 6 na
pi6c410b clock generator for intel pci-express server chipset 6 ps8811a 02/01/06 data byte 3: control register bit descriptions type power-up condition output(s) affected pin source pin 0 src_0 output control 0 = free running 1 = stopped with pci_stop# rw 0 = free running src_0, src_0# 16, 17 na 1 src_1 output control 0 = free running 1 = stopped with pci_stop# rw 0 = free running src_1, src_1# 18, 19 na 2 src_2 output control 0 = free running 1 = stopped with pci_stop# rw 0 = free running src_2, src_2# 21, 22 na 3 src_3 output control 0 = free running 1 = stopped with pci_stop# rw 0 = free running src_3, src_3# 23, 24 na 4 src_4 output control 0 = free running 1 = stopped with pci_stop# rw 0 = free running src_4, src_4# 26, 27 na 5 pcif0 output control 0 = free running 1 = stopped with pci_stop# rw 0 = free running pcif_0 9 na 6 pcif1 output control 0 = free running 1 = stopped with pci_stop# rw 0 = free running pcif_1 10 na 7 pcif2 output control 0 = free running 1 = stopped with pci_stop# rw 0 = free running pcif_2 11 na
pi6c410b clock generator for intel pci-express server chipset 7 ps8811a 02/01/06 data byte 4: control register bit descriptions type power-up condition output(s) affected pin source pin 0 cpu_0 output control 0 = free running 1 = stopped with cpu_stop# rw 1 = stopped with cpu_stop# assertion cpu_0, cpu0# 45, 46 na 1 cpu_1 output control 0 = free running 1 = stopped with cpu_stop# rw 1 = stopped with cpu_stop# assertion cpu_1, cpu1# 42, 43 na 2 cpu_2 output control 0 = free running 1 = stopped with cpu_stop# rw 1 = stopped with cpu_stop# assertion cpu_2, cpu2# 39, 40 na 3 cpu_3 output control 0 = free running 1 = stopped with cpu_stop# rw 1 = stopped with cpu_stop# assertion cpu_3, cpu3# 36, 37 na 4 cpu_0 pwrdwn drive mode 1 = hi-z, 0 = driven in pwrdwn rw 0 = driven in power down cpu_0, cpu0# 45, 46 na 5 cpu_1 pwrdwn drive mode 1 = hi-z, 0 = driven in pwrdwn rw 0 = driven in power down cpu_1, cpu1# 42, 43 na 6 cpu_2 pwrdwn drive mode 1 = hi-z, 0 = driven in pwrdwn rw 0 = driven in power down cpu_2, cpu2# 39, 40 na 7 cpu_3 pwrdwn drive mode 1 = hi-z, 0 = driven in pwrdwn rw 0 = driven in power down cpu_3, cpu3# 36, 37 na data byte 5: control register bit descriptions type power-up condition output(s) affected pin source pin 0 cpu_0 cpu_stop drive mode 1 = hi-z, 0 = driven in cpu stop rw 0 = driven in cpu_stop cpu_0, cpu0# 45, 46 na 1 cpu_1 cpu_stop drive mode 1 = hi-z, 0 = driven in cpu stop rw 0 = driven in cpu_stop cpu_1, cpu1# 42, 43 na 2 cpu_2 cpu_stop drive mode 1 = hi-z, 0 = driven in cpu stop rw 0 = driven in cpu_stop cpu_2, cpu2# 39, 40 na 3 cpu_3 cpu_stop drive mode 1 = hi-z, 0 = driven in cpu stop rw 0 = driven in cpu_stop cpu_3, cpu3# 36, 37 na 4 reserved rw 5 src_pwrdwn drive mode 1 = hi-z, 0 = driven in pwrdwn rw 0 = driven in power down src[0:4] & src[0:4]# 16, 17, 18, 19, 21, 22, 23, 24, 26, 27 na 6 src_stop drive mode 1 = hi-z, 0 = driven in pci_stop rw 0 = driven in pci_stop src[0:4] & src[0:4]# 16, 17, 18, 19, 21, 22, 23, 24, 26, 27 na 7 reserved rw
pi6c410b clock generator for intel pci-express server chipset 8 ps8811a 02/01/06 data byte 6: control register bit descriptions type power-up condition output(s) affected pin source pin 0 fs_a refects the value of the fs_a pin sampled on power up 0 = fs_a was low during vtt_pwrgd# assertion r externally selected cpu[0:3] 36, 37, 39, 40, 42, 43, 45, 46 na 1 fs_b refects the value of the fs_b pin sampled on power up 0 = fs_b was low during vtt_pwrgd# assertion r externally selected cpu[0:3] 36, 37, 39, 40, 42, 43, 45, 46 na 2 fs_c refects the value of the fs_c pin sampled on power up 0 = fs_c was low during vtt_pwrgd# assertion r externally selected cpu[0:3] 36, 37, 39, 40, 42, 43, 45, 46 na 3 pci_stop output control 0 = enabled, all stoppable pci and src clocks are stopped, 1 = disabled rw 1 = disabled all pci & src clocks except pcif and src clocks set to free-running 3, 4, 5, 6, 16, 17, 18, 19, 21, 22, 23, 24, 26, 27 na 4 ref output drive strength 0 = 1x, 1 = 2x rw 1 = 2x ref_0, ref_1 54, 55 na 5 reserved rw 6 test clock mode entry control 0 = normal, 1 = ref/n or hi-z rw 0 = disabled 7 test clock mode 0 = hi-z, 1 = ref/n rw 0 = hi-z na data byte 7: pericom id register bit descriptions type power-up condition output(s) affected pin 0 vendor id r 0 na na 1 r 0 na na 2 r 0 na na 3 r 0 na na 4 revision code r 1 na na 5 r 0 na na 6 r 1 na na 7 r 0 na na
pi6c410b clock generator for intel pci-express server chipset 9 ps8811a 02/01/06 power down (pwrdwn assertion) figure 1. power down sequence pwrdwn cpu, 133mhz cpu#, 133mhz src, 100mhz src#, 100mhz usb, 48mhz pci, 33mhz ref, 14.318mhz power down (pwrdwn de-assertion) figure 2. power down de-assert sequence pwrdwn cpu, 133mhz cpu#, 133mhz src, 100mhz src#, 100mhz usb, 48mhz pci, 33mhz ref, 14.318mhz tdrive_pwrdwn < 300us, >200mv tstable < 1.8ms
pi6c410b clock generator for intel pci-express server chipset 1 0 ps8811a 02/01/06 spread spectrum specifcations supports spread spectrum clocking and can be enabled and disabled via smbus control. the maximum spread spectrum modula - tion is C0.5% down spread with frequency from 30khz to 33k hz. ssc on tperiod ssc off tperiod unit min max min max ns cpu @ 399.000mhz 2.4993 2.5133 cpu @ 400.000mhz 2.4993 2.5008 cpu @ 332.500mhz 2.9991 3.0160 cpu @ 333.333mhz 2.9991 3.0009 cpu @ 266.000mhz 3.7489 3.7700 cpu @ 266.666mhz 3.7489 3.7511 cpu @ 199.500mhz 4.9985 5.0266 cpu @ 200.000mhz 4.9985 5.0015 cpu @ 166.250mhz 5.9982 6.0320 cpu @ 166.666mhz 5.9982 6.0018 cpu @ 133.000mhz 7.4978 7.5400 cpu @ 133.333mhz 7.4978 7.5023 cpu @ 99.750mhz 9.9970 10.0533 cpu @ 100.000mhz 9.9970 10.0030 src @ 99.750mhz 9.9970 10.0533 src @ 100.000mhz 9.9970 10.0030 pcif / pci @ 33.250mhz 29.9910 30.1598 pcif / pci @ 33.333mhz 29.9910 30.0090 crystal recommendations frequency cut loading load cap drive max. shunt cap max. motional cap max. tolerance max. stability max. aging max. 14.31818 mhz at parallel 20pf 0.1mw 5pf 0.016pf 50ppm 50ppm 5ppm notes: 1. external trim capacitors (ce) are required by using this formula ce = 2*c l C (cs + ci). typical ce = 33pf when crystal load = 20pf, trace capacitance (cs) = 2.8pf and xtal pins capacitance = 4.5pf. tristate specifcations cpu & src tristate clock truth table signal pwrdwn pin pwrdwn tristate bit stoppable outputs non-stop outputs cpu[0:3], src[0:4], 0 x running running 1 0 driven @ iref x 2 driven @ iref x 2 1 1 tristate tristate
pi6c410b clock generator for intel pci-express server chipset 1 1 ps8811a 02/01/06 current-mode output buffer characteristics of cpu and src figure 3. simplifed diagram of current-mode output buffer host clock buffer characteristics symbol minimum maximum r o 3000? n/a r os unspecifed unspecifed v out n/a 850mv current accuracy symbol conditions confguration load min. max. i out v dd = 3.30 5% r ref = 475? 1% i ref = 2.32ma nominal test load for given confguration -12% i nominal +12% i nominal note: 1. i nominal refers to the expected current based on the confguration of the device. host clock output current board target trace/term z reference r, i ref = v dd /(3xrr) output current v oh @ z 100? (100? differential 8% coupling ratio) r ref = 475? 1%, i ref = 2.32ma i oh = 6 x i ref 0.7v @ 50 0v v dd (3.3v 5%) r o r os v ou t = 0.85v max i ou t 0.85v i out slope ~ 1/r o
pi6c410b clock generator for intel pci-express server chipset 1 2 ps8811a 02/01/06 absolute maximum ratings (over operating free-air temperature range) symbol parameters min. max. units v dd_a 3.3v core supply voltage -0.5 4.6 v v dd 3.3v i/o supply voltage -0.5 4.6 v ih input high voltage 4.6 v il input low voltage -0.5 ts storage temperature -65 150 c v esd esd protection 2000 v note: 1. stress beyond those listed under absolute maximum ratings may cause permanent damage to the device. dc electrical characteristics ( v dd = 3.35%, v dd_a = 3.35%) symbol parameters condition min. max. units v dd_a 3.3v core supply voltage 3.135 3.465 v v dd 3.3v i/o supply voltage 3.135 3.465 v ih 3.3v input high voltage v dd 2.0 v dd + 0.3 v il 3.3v input low voltage v ss C 0.3 0.8 i ik input leakage current 0 < v in < v dd -5 +5 a v ih _fs 3.3v input high voltage 0.7 v dd + 0.3 v v v v v il _fs 3.3v input low voltage v ss C 0.3 0.35 v oh 3.3v output high voltage i oh = -1ma 2.4 v ol 3.3v output low voltage i ol = 1ma 0.4 i oh output high current cpu, src: i oh = 6 x iref, iref = 2.32ma 12.2 ma 15.6 usb v oh = 1.0v -29 v oh = 3.135v -23 ref, pci v oh = 1.0v -33 v oh = 3.135v -33 i ol output low current usb v ol = 1.95v 29 v ol = 0.4v 27 ref, pci v ol = 1.95v 30 v ol = 0.4v 38 cin input pin capacitance 3 5 pf cxtal xtal pin capacitance 3 6 cout output pin capacitance 6 lpin pin inductance 7 nh i dd power supply current v dd = 3.465v, f cpu = 400mhz 500 ma i ss power down current driven outputs 85 i ss power down current tristate outputs 12 ta ambient temperature 0 70 c
pi6c410b clock generator for intel pci-express server chipset 1 3 ps8811a 02/01/06 ac switching characteristics (v dd = 3.35%, v dd_a = 3.35%) symbol outputs parameters min max. units notes t rise / t fall cpu, src rise and fall time (measured between 0.175v to 0.525v) 175 700 ps 3, 4 t rise / t fall pci/pcif, ref rise/fall edge rate (measured between 0.8v to 2.0v) 1.0 4.0 v/ns 6 t rise / t fall usb rise/fall edge rate (measured between 0.8v to 2.0v) 1.0 2.0 6 t rise / t fall cpu, src rise and fall time variation 125 ps 3, 4 t skew cpu cpu C cpu skew 100 ps 3, 5 t skew src src C src skew 250 3, 5 t skew pci/pcif, ref pci C pci skew / ref - ref skew (mea - sured at 1.5v) 500 6 t jitter cpu cycle C cycle jitter 85 3, 5 t jitter src cycle C cycle jitter 125 3, 5 t jitter pci/pcif cycle C cycle jitter (measured at 1.5v) 500 6 t jitter usb cycle C cycle jitter (measured at 1.5v) 350 6 t jitter ref cycle C cycle jitter (measured at 1.5v) 1000 6 v high cpu, src voltage high including overshoot 660 1150 mv 3, 4 v low cpu, src voltage low including undershoot -300 3, 4 v cross cpu, src absolute crossing point voltages 250 550 3, 4 v cross cpu, src total variation of vcross over all edges 140 3, 4 t dc cpu, src duty cycle 45 55 % 3, 5 t dc ref, usb, pci/pcif duty cycle (measured at 1.5v) 45 55 6 t stable all clock stabilization from power-up <1.8 ms fig 2 t drive pwrdwn differential output enable after pwrdwn de-assertion 300 s fig 2 t rise / t fall pwrdwn pwrdwn rise and fall time 5.0 ns notes: 3. test confguration is rs = 33.2?, rp = 49.9?, and 2pf. 4. measurement taken from single ended waveform. 5. measurement taken from differential waveform. 6. two loads for pci/pcif and usb. three loads for ref. rs=12?5%, max 20" into 5pf load with 60? impedance.
pi6c410b clock generator for intel pci-express server chipset 1 4 ps8811a 02/01/06 confguration test load board termination figure 4. confguration test load board termination note: 1. maximum 10 trace length for cpu outputs at 200 mhz. maximum 16 trace length for src outputs at 100 mhz. packaging mechanical: 56-pin, 240-mil wide tssop (a) ???? ???? ??? ?????????? ???? ???? ???? ????? ? ? ?? ???? ???? ???? ???? ???? ???? ???? ???? ???? ???? ???? ???? ??????????????? ?????????????? ???? ???? ???? ???? ???? ???? ???? ??? ??? ???? ???? ???? ???? ???? ???? ????? ???? ??? rs 33 ? 5% rs 33 ? 5% rp 49.9 ? 1% 475 ? 1% rp 49.9 ? 1% 2pf 5% 2pf 5% clock# clock tla tlb pi6c410b
pi6c410b clock generator for intel pci-express server chipset 1 5 ps8811a 02/01/06 packaging mechanical: 56-pin, 300-mil wide ssop (v) ordering information (1,2,3) ordering code package code package description PI6C410BAE a pb-free & green, 56-pin tssop pi6c410bve v pb-free & green, 56-pin ssop notes: 1. thermal characteristics can be found on the company web site at www .pericom.com/packaging/ 2. number of transistors = tbd 3. e = pb-free and green pericom semiconductor corporation ? 1-800-435-2336 ? www.pericom.com 0.25 0.20 .025 bsc 0.635 .008 .008 .016 0-8? 0.20 0.40 .110 2.79 .010 gauge plane .291 .299 x.xx x.xx denotes dimensions in millimeters 7.39 7.59 .396 .416 10.06 10.56 .02 .04 0.51 1.01 .015 .025 0.381 0.635 .720 .730 18.29 18.54 .008 .0135 0.20 0.34 1 56 x 45? nom. max


▲Up To Search▲   

 
Price & Availability of PI6C410BAE

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X